What to expect
tesla is looking for process integration engineer to enable advanced logic soc's. In this highly visible role, you will work with cross functional teams and foundry integration teams in developing next generation custom socs for tesla's current and future platforms. You will be involved in npi, high volume manufacturing, process window characterization, yield improvement, process optimization, wat analysis, reliability projections, skew methodologies, product qualification, dppm reductions.
what you'll do
* lead and coordinate joint technical efforts with the foundry to resolve complex process-related issues that impact product performance or yield.
* drive foundry process integration teams in bringing up the processes for advanced technology nodes (gaa and beyond).
* collaborate with cross functional teams in optimizing power, performance, area, cost, etc for future soc's.
* debug process related issues in advanced technology nodes: finfet, gaa, back side power delivery network(bspdn) and beyond.
* continuously monitor and analyze foundry process data to ensure the health of the manufacturing line and to identify and troubleshoot issues related to yield, performance, and reliability.
* improve product yield by optimizing processes without impacting reliability and performance.
* qualify processes which can create long term impact in scaling tesla's products while reducing costs.
* drive qualified processes in reducing defects and sustain high volume manufacturing at reduced auto grade ppm levels.
* lead structured doe for yield, reliability and process window characterization.
what you'll bring
* bs/msee/ph.d. with minimum 10 years of experience in process development, yield improvement, foundry and vendor management.
* strong background in optimizing silicon processes (feol, mol, beol) for advanced technology nodes (finfet, gaa, bspdn).
* hands on experience in debugging process related issues impacting yield, reliability, power, performance, cost and area.
* experience is collaborating with external vendors and incorporating cutting edge processes into products is highly desired.
* in-depth understanding in device physics, device level reliability, process qualification, physical failure analysis, statistical analysis.
* good background in design technology co-optimization (dtco) for advanced nodes.
* ability to resolve ambiguity and adapt to fast paced environment.
* effective communication and ability to work with geographically distributed teams.
* expected travel is 25% of time.